# HIGH DENSITY FOUR-TRANSISTOR SRAM CELL WITH LOW POWER CONSUMPTION

<sup>1</sup>Sushil Bhushan, <sup>1</sup>Shishir Rastogi, <sup>1</sup>Mayank Shastri,

<sup>2</sup>Asso. Professor Shyam Akashe and <sup>3</sup>Dr. Sanjay Sharma

(¹M. Tech-VLSI Department, I.T.M. Gwalior, Madhya Pradesh, INDIA) (²Research Scholar- ECE Department Thapar University, Patiala, INDIA) (³Ph.d-ECE Department Thapar University, Patiala, INDIA)

 $\frac{er.sushil.bhushan@gmail.com}{and}, \frac{shishir\_4444@rediffmail.com}{and}, \frac{mayank\_vlsi@yahoo.com}{and}, \frac{vlsi.shyam@gmail.com}{and}$ 

**Abstract-**This paper presents a CMOS four-transistor SRAM cell for very high density and low power embedded SRAM applications as well as for stand-alone SRAM applications. The new cell size is 35.45% smaller than a conventional sixtransistor cell using same design rules. Also proposed cell uses two word-lines and one pair bit-line. Read operation perform from one side of cell, and write operation perform from another side of cell, and swing voltage reduced on wordlines thus power during read/write operation reduced. Cadence Virtuoso simulation in standard 45nm CMOS technology confirms all results obtained from this paper.

**Keywords**: SRAM, read operation, write operation, power consumption.

**INTRODUCTION:** SRAMs are widely used for mobile applications as both on chip and off-chip memories, because of their ease of use and low standby leakage

[1], [2]. A six-transistor SRAM cell (6T SRAM cell) is conventionally used as the memory cell. However, the 6T SRAM cell produces a cell size an order of magnitude larger than that of a DRAM cell, which results in a low memory density. Therefore, conventional SRAMs that use the 6T SRAM cell have difficulty meeting the growing demand for a larger memory capacity in mobile applications. In response to this requirement, our objective is to develop an SRAM cell with four transistors to reduce the cell area size. In this paper, we describe a four transistor SRAM cell. The cell size is 35.45% smaller than a conventional 6T cell using same design rules. Read operation performed from one side and write operation performed from other side of cell. Also swing voltages reduced on word-lines during read/write operation. Thus the dynamic energy consumption reduced during read and write operation.

### 1. CELL DESIGN CONCEPT

Fig. 1 shows a circuit equivalent to a developed 4T SRAM cell using supply voltage of 1.1V in 45nm CMOS technology.



Fig. 1 New 4T SRAM cell in 45nm technology

When '0' stored in cell, load and driver transistor are ON and there is feedback between ST node and STB node, therefore ST node pulled to GND by drive transistor and STB node pulled to VDD by load transistor. And when '1' stored in cell, load and driver transistor are OFF and for data retention without refresh cycle following condition must be satisfied.

$$\begin{split} &I_{\rm off\text{-}NMOS\text{-}access} \geq 3 \times (I_{\rm DS\text{-}Load} \text{ - } I_{\rm G\text{-}Driver}) \\ &I_{\rm off\text{-}PMOS\text{-}access} \geq 3 \times (I_{\rm DS\text{-}Driver} \text{ - } I_{\rm G\text{-}Load}) \end{split}$$

For satisfying above condition when '1' stored in cell, we use leakage current of access transistor, especially sub threshold current of access transistors. For this purpose during idle mode (when read and write operation don't performed on cell) of cell, BL and BLB maintained at V<sub>DD</sub> and GND, respectively and word-line1

and wordline2 maintained on  $V_{Idle1}$  and  $V_{Idle2}$ , respectively. Fig. 2 shows leakage current of cell for data retention when '1' stored in cell. Most of leakage current of access transistors is sub-threshold current since these transistors maintained in sub-threshold condition. Simulation result in standard 45nm technology shows if during idle mode of cell, BL and BLB maintained at  $V_{DD}$  and GND respectively, and  $V_{Idle1}$ =0.5V and  $V_{Idle2}$ =1.1V '1' stored in cell without refresh cycle and thus in idle mode above condition satisfied



Fig. 2 4T SRAM cell in idle mode when '1' stored in cell

Output waveform of the 4T memory cell design is shown in the figure no.3.



Fig.3 Output waveform of the 4T memory cell design.

The conventional 6T SRAM memory cell is composed of two cross-coupled CMOS inverters with two pass transistors connected to complementary bit-lines [7]. Fig. 4 shows this well known architecture, where the access transistors AXR and AXL are connected to the word-line (WL) to perform the access write and read operations thought the column bit-lines (BL and BLB). All transistors have minimum length (Lmin), while their width is a design parameter. The value of WP defines all PMOS transistors width and WN defines the NMOS driver transistors width, while WAX the width of the access transistors.



Fig. 4 6T SRAM cell in idle mode when '1' stored in cell

### 2. WRITE AND READ OPERATION

When a write operation is issued the memory cell will go through the following steps.

- 1) Bit-line driving: For a write, complement of data placed on BLB, and then word-line1 asserted to  $V_{DD}$ , but voltages on word-line2 and BL maintained at idle mode ( $V_{word-line2}=V_{Idle2}$  and  $V_{BL}=V_{DD}$ ).
- 2) Cell flipping: this step includes two states as follows.
  - (a) complement of data is zero: in this state, STB node pulled down to GND by NMOS access transistor, and therefore the drive transistor will be OFF, and ST node will be floated and then pulled p to voltage of BL  $(V_{DD})$  by leakage current (most of this current is sub-threshold current) of

- PMOS access transistor, and thus load transistor will be OFF.
- (b) complement of data is one: in this state, STB node pulled up to  $V_{DD}$ - $V_{tn}$  by NMOS access transistor, and therefore the drive transistor will be ON , and ST node will be pulled down to GND, thus load transistor will be ON and STB node pulled up to  $V_{DD}$ .
- 3) Idle mode: At the end of write operation, cell will go to idle mode and word-line1 and BLB asserted to VIdle1 and GND respectively. When a read operation is issued the memory cell will go through the following steps.
  - (a) Bit-line Pre-charging: For a read, BL pre-charged to  $V_{DD}$ , and then floated. Since, in idle mode BL maintained at  $V_{DD}$ , this step didn't include any dynamic energy consumption.
  - (b)Word-line activation: in this step word-line2 asserted to GND and two states can be considered:
  - (1) Voltage of ST node is low: when, voltage of ST node is low, the voltage of BL pulled down to low voltage by PMOS access transistor. We refer to this voltage of BL as  $V_{BL-Low}$ .
  - (2) Voltage of ST node is high: when voltage of ST node is high, the voltage of BL and ST node equalized (we refer to voltage of BL in this state as  $V_{BL}$ -High). Since in this state, there is very small different between BL and

- ST node, power consumption is very small.
- 4) Sensing: After word-line2 deactivate the sense amplifier is turned on to read data on BL. Fig. 5 shows circuit schematic of sense amplifier that used for reading data from new cell.
- 5) Idle mode: At the end of read operation, cell will go to idle mode and word-line2 and BL asserted to  $V_{\text{Idle2}}$  and  $V_{\text{DD}}$ , respectively.



Fig. 5 Circuit schematic of Sense amplifier

### 3. CELL SIZE

Fig. 6 shows possible layout of 6T SRAM cell in standard 45nm CMOS technology design rules.



Fig. 6 layout of 6T SRAM cell Also for comparison, in Fig. 7 shows layout of 4T SRAM cell and 6T SRAM cell in standard 45nm CMOS technology design rules. The 6T cell has the conventional layout topology and is as compact as possible. The 6T SRAM cell requires 3.438 um<sup>2</sup> area in 45nm technology, whereas 4T SRAM cell requires 2.2192um<sup>2</sup> area in 45nm technology. These numbers do not take into account the potential area reduction obtained by sharing with neighboring cells. Therefore the new cell size is 35.45% smaller than a conventional sixtransistor cell using same design rules.



Fig. 7 layout of 4T SRAM cell

### 4. POWER CONSUMPTION

In each cycle, a read or write operation performed on one cell in SRAMs. Therefore dynamic energy consumption in SRAMs consumed due to the charging and discharging capacitances during read and write operation, and thus during each cycle of SRAMs a certain amount of energy is drawn from the power supply and dissipated. The power consumption of each cycle depended on type of operation (read or write). Furthermore, when the capacitor charged from GND to VDD and then discharged to GND, amount of energy drawn from the power supply and dissipated, equals  $C_L V_{DD}^2$ . And stored energy on the capacitor C<sub>I</sub> with voltage  $V_C$  equals  $\frac{1}{2}$   $C_L V_C^2$ . Thus each time the capacitor C<sub>L</sub> charged from V<sub>C</sub> to V<sub>DD</sub> and then discharged to V<sub>C</sub> amount of power drawn from the power supply and dissipated, obtained by following expression.

$$P_{av} = [(1/T)_0]^T I dt] \times V$$
 [1]

In following power consumption of 4T and 6T SRAM cell investigated practically.

### A. Power Consumption of 6T Conventional SRAM Cell

There are four premiere capacitances in SRAM cell. These capacitances include bit-lines (BL and BLB) capacitance, word-line capacitance, ST capacitance and STB capacitance. Bit-line (BL and BLB) capacitance is mainly composed drain junction capacitance of access transistor of 6T SRAM cell. Next large capacitance in 6T SRAM cell is word line capacitance and composed of gate capacitance of access transistor of 6T SRAM cell. Next capacitances in 6T SRAM cell are ST capacitance and STB capacitance. These capacitances mainly composed gate capacitances and drain junction capacitance of PMOS load transistors and NMOS drive transistors of 6T SRAM cell.

Average power deliver by the circuit initially on the side of the  $V_{in}$  is

$$P_{av-6T-Vin} = [(1/T)_0]^T I dt] \times V_{in}$$
 [2]

Here  $P_{av-6T-vin} = average power of 6T$  from Vin supply

$$P_{av-6T-Vin} = 5.682 \times 10^{-10} \text{ w}$$

Average power on the output of the circuit is

$$\begin{split} P_{\text{av-6T-Vout}} &= [(1/T)_0 \int^T I \, dt] \times V_{\text{out}} \\ P_{\text{av-6T-Vout}} &= 7.01 \times 10^{-29} \, \text{w} \end{split}$$
 [3]

Power consumed by the 6T memory cell is

$$P_{consumed-6T} = P_{av-6T-Vin} - P_{av-6T-Vout}$$
  
=5.682×10<sup>-10</sup> w = 0.5682nw

## B. Power Consumption of 4T-SRAM Cell

There are four premiere capacitances in SRAM cell. These capacitances include BL and BLB capacitances, word lines capacitances, ST capacitance and capacitance. BLBLB STB and capacitances are mainly composed drain junction capacitance of access transistor of 4T SRAM cell. Next large capacitance 4T SRAM cell in is word-lines capacitance and mainly composed of gate capacitance of access transistors of 4T SRAM cell. And finally next capacitances in 6T SRAM cell are ST capacitance and STB capacitance. These capacitances composed mainly drain junction capacitance of access transistors of 4T SRAM cell and gate capacitances and drain junction capacitance of PMOS load transistors and NOMS drive transistors.

Average power deliver by the circuit initially on the side of the  $V_{in}$  is

$$P_{av-4T-Vin} = [(1/T)_0]^T I dt] \times V_{in}$$
 [4]

Here  $P_{av-4T-vin} =$  average power of 4T from  $V_{in}$  supply

$$P_{av-4T-Vin} = 5.483 \times 10^{-13} \text{ w}$$

Average power on the output of the circuit is

$$P_{av-4T-Vout} = [(1/T)_0]^T I dt] \times V_{out}$$
 [5]

$$P_{av-4T-Vout} = 3.928 \times 10^{-19} \text{ w}$$

Power consumed by the 4T memory cell is

$$P_{consumed-4T} = P_{av-4T-Vin} - P_{av-4T-Vout} = 5.482 \times 10^{-13} \text{ w} = 0.5482 \text{pw}$$

# C. Waveforms of 6T & 4T for power consumption

This waveform shows the 6T memory power on the initial side of the circuit.



Fig. 8 Power consumption waveform of 6T

Which is connected to the  $V_{\rm in}$  having supply of 1.1V and this waveform is shown in the circuit which is constant throughout the all values of the time constant.



Fig. 9 Power consumption waveform of 4T

Because average power will be the same at all the values of the time constant. At the end side of the circuit the average power will shown in the circuit. As per the 6T memory cell the same process done for the 4T memory cell and the graph is shown as fig .9.

### **D. Power Consumption Comparison**

Cell ratio is an important parameter of SRAM cells. This parameter defined as the ratio of the channel width of driver transistor of memory cell to channel width of access transistor of memory cell

| SI. | SRAM | Avg.                  | Avg.                           | Power    |
|-----|------|-----------------------|--------------------------------|----------|
| No. | cell | power on              | power on                       | consumed |
|     |      | Vin                   | Vout                           |          |
| 1   | 6T   | 5.682×10 <sup>-</sup> | $7.01 \times 10^{29} \text{w}$ | 0.5682nw |
|     |      | $^{10}$ W             |                                |          |
| 2   | 4T   | 5.483×10 <sup>-</sup> | 3.928×10 <sup>-</sup>          | 0.5482pw |
|     |      | $^{13}$ w             | <sup>19</sup> w                |          |

[6]. As cell ratio increased also the area of cell increased.

### CONCLUSION

With the aim of achieving a high-density SRAM, we developed a 4T SRAM cell. This cell takes 35.45% less cell area with respect to conventional 6T memory cell and consumes less power with respect to 6T conventional memory cell. Read operation perform from one side of cell, and write operation perform from another side of cell, and swing voltage reduced on word-lines thus power during read/write operation reduced.

#### REFERENCES

- [1] K. Osada, Y. Saitoh, E. Ibe, and K. Ishibashi, "16.7-fA/cell tunnel leakage- suppressed 16-Mb SRAM for handling cosmic-ray-induced multi errors," IEEE J. Solid-State Circuits, vol. 38, no. 11, Nov. 2003, pp. 1952–1957.
- [2] Fdf M. Yamaoka, Y. Shinozaki, N. Maeda, Y. Shimazaki, K. Kato, S. Shimada, K. Yanagisawa, and K. Osada, "A 300-MHz, 25 A /M bit leakage on-chip SRAM module featuring process-variation immunity and low-leakage-active mode for mobile-phone application processor," in IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers, Feb. 2004, pp. 494–495.
- [3] K. Ishibashi, K. Takasugi, K. Komiyaji, H. Toyoshima, T. Yamanaka, A. Fukami, N. Hashimoto, N. Ohki, A. Shimizu, T. Hashimoto, T. Nagano, and T. Nishida, "A 6-ns 4-Mb CMOS SRAM with offset-voltage insensitive current sense amplifiers," IEEE J. Solid-State Circuits, vol. 30, no. 4, Apr. 1995, pp. 480–486.
- [4] T. Yamanaka, T. Hashimoto, N. Hasegawa, T. Tanaka, N. Hashimoto, A. shimizu, N. Ohki, K. Ishibashi, K. Sasaki, T. Nishida, T. Mine, E. Takeda, AND T. Nagano, "Advanced TFT SRAM cell technology using a phase-shift lithography," IEEE Trans. Electron. Devices, vol. 42, no. 7, Jul. 1995, pp. 1305–1313.

- [5] A. Kotabe, K. Osada, N. Kitai, M. Fujioka, S. Kamohara, M. Moniwa, S. Morita, and Y. Saitoh, "A Low-Power Four-Transistor SRAM Cell With a Stacked Vertical Poly-Silicon PMOS and a Dual-Word-Voltage Scheme," IEEE J. Solid-State Circuits, vol. 40, no. 4, April 2005, pp. 870-876.
- [6] K. Noda, K. Matsui, K. Imai, K. Takeda, and N. Nakamura, "A load less CMOS four-transistor SRAM cell in a 0.18- logic technology," IEEE Trans. Electron. Devices, vol. 48, no. 12, Dec. 2001, pp. 2851–2855.
- [7] G. Torrens, et al. 2008. Analysis of Radiation Hardening Techniques for 6T SRAM with Structured Layout. IEEE Int. Reliability Physics Sym.